Low Power Interconnect Design (Hardcover, 2012)


This book provides practical solutions for delay and power reduction for on-chip interconnects and buses. It provides an in depth description of the problem of signal delay and extra power consumption, possible solutions for delay and glitch removal, while considering the power reduction of the total system. Coverage focuses on use of the Schmitt Trigger as an alternative approach to buffer insertion for delay and power reduction in VLSI interconnects. In the last section of the book, various bus coding techniques are discussed to minimize delay and power in address and data buses.

R3,010

Or split into 4x interest-free payments of 25% on orders over R50
Learn more

Discovery Miles30100
Mobicred@R282pm x 12* Mobicred Info
Free Delivery
Delivery AdviceShips in 10 - 15 working days


Toggle WishListAdd to wish list
Review this Item

Product Description

This book provides practical solutions for delay and power reduction for on-chip interconnects and buses. It provides an in depth description of the problem of signal delay and extra power consumption, possible solutions for delay and glitch removal, while considering the power reduction of the total system. Coverage focuses on use of the Schmitt Trigger as an alternative approach to buffer insertion for delay and power reduction in VLSI interconnects. In the last section of the book, various bus coding techniques are discussed to minimize delay and power in address and data buses.

Customer Reviews

No reviews or ratings yet - be the first to create one!

Product Details

General

Imprint

Springer-Verlag New York

Country of origin

United States

Release date

June 2015

Availability

Expected to ship within 10 - 15 working days

First published

2015

Authors

Dimensions

235 x 155 x 14mm (L x W x T)

Format

Hardcover

Pages

152

Edition

2012

ISBN-13

978-1-4614-1322-6

Barcode

9781461413226

Categories

LSN

1-4614-1322-2



Trending On Loot